

# DIGITAL LOGIC AND DESIGN

## LAB FAT

Name: VIBHU KUMAR SINGH

Reg. No: 19BCE0215

Teacher: Sairabanu J.

- 4. A) Design a Full adder and full subtractor using decoders.
- B) Design bidirectional shift register with the following functionality:
- 00 -- Shift left
- 01 -- Parallel Load
- 10 -- Insert zero to the inputs
- 11 -- Shift right

A)

| ,,,                        |          |         |          |                        |
|----------------------------|----------|---------|----------|------------------------|
| No.                        | 13 B     | 100     |          |                        |
| 94 A)                      | -        | -       | -        |                        |
|                            |          | -       | -        |                        |
| 1) Ains                    | To hou   | co. C., | 11 244   |                        |
| 1                          | Deroder. | yn Fu   | in madie | and Subtractor using   |
| *                          | pecotor, |         | -        |                        |
| a) Tant                    | 4 Teble  | ,       | -        |                        |
| •                          |          |         |          |                        |
| Addy                       |          |         |          | Subtractor             |
| *)                         |          |         |          | 1                      |
| A                          | B Cin    | Sum     | (avory   | 1 ABC Diff. Borrow     |
|                            | 0 0      | 0       | 0        | 100000                 |
|                            | 0 1      | 1       | 0        | 100111                 |
| 0                          | 1 0      | 1       | 0        | 101011                 |
| 0                          | 1 1      | 0       | 1        | 101101                 |
|                            | 0 0      | 1       | D        | 110010                 |
|                            | 0 1      | 0       | 1        | 10100                  |
|                            | 10       | 6       | 1        | 110000                 |
| 1                          | 1 1      | 1       | 1        | 111111                 |
| D                          | -        |         |          |                        |
|                            |          |         |          |                        |
| 3) K Ma                    | K. 8     |         |          |                        |
|                            |          |         |          |                        |
| Sum =                      | AB'c'+   |         |          | Diffuence = 2(1,2,4,7) |
|                            | + 'A'BC' | + ABC   |          |                        |
| =                          | (A .B    | (D)     |          | 1 A Bc so of 11 10     |
|                            |          |         |          | 1 2 1 2 12             |
| Laevey:                    | = 5(3,5  | (6;7)   |          | 1 14 5 17 6            |
| 0                          |          |         |          | = (A D B D C)          |
| ABI                        | 00 01 11 | 10      |          | 1                      |
|                            | . , 1    | 1 2     |          |                        |
| 1                          | 117      |         |          | Borrow = & (1,2,3,7)   |
| -                          |          |         |          | A 60 01 11 10          |
| 2                          | BC+A     | C+ AB   |          |                        |
|                            |          |         |          | 9 5 7 6                |
|                            |          |         |          | = BC+A'C+ A'B          |
| CS Scanned with ComSconner |          |         | and the  | 2 001113               |
| ocumen with camsconner     |          |         |          |                        |





### OUTPUT:

D Logisim: main of 19BCE0215\_Q4part1









| 7 | A                                                                                                                        |
|---|--------------------------------------------------------------------------------------------------------------------------|
| - | (4 8)                                                                                                                    |
|   |                                                                                                                          |
|   | Ain: To design brodrectional shift register with<br>the following functionality:                                         |
| 9 | the following functionality:                                                                                             |
| 9 |                                                                                                                          |
| - | 00 - shift left                                                                                                          |
| 0 | 01 - parallel load                                                                                                       |
| 0 | 10 - input zero to the inputs 11 - shift right.                                                                          |
| 9 | 11 - shift night.                                                                                                        |
| • | · · · · · · · · · · · · · · · · · · ·                                                                                    |
| 9 |                                                                                                                          |
|   | Shift left: Shift left is a proup of flip flops used to store multiple bits of deta.                                     |
| 0 | used to store multiple bits of deta.                                                                                     |
| • | , ,                                                                                                                      |
| 9 |                                                                                                                          |
| 9 | Parallel load: It is a type of register where the                                                                        |
| 0 | individual bit values in the register                                                                                    |
| • | are located simultaneously.                                                                                              |
| • | V                                                                                                                        |
|   | Shift night: An n-bit shift oright negister can be formed using n flip-flops where each ff. stores a single bit of date. |
| 0 | I can be formed using n flip - flops                                                                                     |
| 6 | where each ff. stores a single bit of date.                                                                              |
|   |                                                                                                                          |

Design:

File Edit Project Simulate Window Help



### **OUTPUT:**

D Logisim: main of 19BCE0215\_Q4part2



File Edit Project Simulate Window Help



#### D Logisim: main of 19BCE0215\_Q4part2



